xaj_bg

cov khoom

10AX115H2F34E2SG FPGA Arria® 10 GX Tsev Neeg 1150000 Cells 20nm Technology 0.9V 1152-Pin FC-FBGA

luv luv piav qhia:

10AX115H2F34E2SG tsev neeg cov cuab yeej muaj cov kev ua haujlwm siab thiab lub zog ua haujlwm tau zoo 20 nm mid-range FPGAs thiab SoCs.

Kev ua tau zoo dua li yav dhau los tiam ntawm mid-range thiab high-end
FPGAs


Product Detail

Khoom cim npe

Khoom Specifications

EU RoHS

Ua raws

ECCN (US)

3 ua 991

Tshooj xwm txheej

Active

HTS

8542.39.00.01 Nws

SVHC

Yog lawm

SVHC tshaj qhov pib

Yog lawm

Automotive

No

PPAP

No

Tsev Neeg Lub Npe

Arria® 10 GX

Txheej Txheem Technology

20nm ua

Tus neeg siv I/Os

504 ib

Tus naj npawb ntawm cov npe

1708800 ib

Kev khiav hauj lwm voltage (V)

0.9

Logic Elements

1150 000 Nws

Number of Multipliers

3036 (18 x 19) hli

Program Memory Type

SRAM

Embedded Memory (Kbit)

5 4260

Tag nrho cov naj npawb ntawm Block RAM

ib 2713

EMACs

3

Device Logic Units

1150 000 Nws

Ntaus Tus lej ntawm DLLs/PLLs

32

Transceiver Channels

96

Transceiver Ceev (Gbps)

17.4 ib

Dedicated DSP

1518

PCIe

4

Programmability

Yog lawm

Kev them nyiaj yug Reprogrammability

Yog lawm

Luam theej duab

Yog lawm

Hauv-System Programmability

Yog lawm

Qib Qib

2

Ib-Ended I/O Standards

LVTTL|LVCMOS

Sab nraud Memory Interface

DDR3 SDRAM | DDR4 | LPDDR3 | RLDRAM II | RLDRAM III | QDRII + SRAM

Yam tsawg kawg nkaus ua haujlwm voltage (V)

0.87 ib

Kev ua haujlwm siab tshaj plaws (V)

0.93 ua

Qhov voltage (V)

1.2 | 1.25 | 1.35 | 1.5 | 1.8 | 2.5 | 3

Yam tsawg kawg nkaus ua haujlwm kub (°C)

0

Ua haujlwm kub siab tshaj plaws (°C)

100

Supplier Temperature Qib

Txuas ntxiv

Lub npe lag luam

Arria

Mounting

Nto Mount

Pob Qhov siab

2.95 ib

Pob dav

35

Ntim Ntev

35

PCB hloov

1152 ib

Standard Package Name

BGA

Cov Khoom Muag Khoom

FC-FBGA

Pin suav

1152 ib

Lead Shape

Pob

Qhov sib txawv thiab kev sib raug zoo ntawm FPGA thiab CPLD

1. FPGA txhais thiab cov yam ntxwv

FPGAtxais ib lub tswv yim tshiab hu ua Logic Cell Array (LCA) thiab Configurable Logic Block (CLB) thiab Input Output (IOB) Block thiab Interconnect.Lub logic module configurable yog lub hauv paus tsev kom paub txog cov neeg siv kev ua haujlwm, uas feem ntau yog teem rau hauv ib qho array thiab kis tag nrho cov nti.Lub tswv yim-tso tawm module IOB ua tiav qhov kev sib txuas ntawm cov logic ntawm lub nti thiab cov pob khoom sab nraud, thiab feem ntau yog teem ib ncig ntawm lub nti array.Internal wiring muaj ntau qhov ntev ntawm cov xaim ntu thiab qee qhov programmable kev sib txuas keyboards, uas txuas ntau yam programmable logic blocks lossis I / O blocks los tsim ib lub voj voog nrog cov haujlwm tshwj xeeb.

Cov yam ntxwv tseem ceeb ntawm FPGA yog:

  • Siv FPGA los tsim ASIC Circuit Court, cov neeg siv tsis tas yuav tsim cov khoom tsim, tuaj yeem tau txais cov nti tsim nyog;
  • FPGA tuaj yeem siv los ua qauv piv txwv ntawm lwm qhov kev hloov kho siab lossis ib nrab kev caiASIC circuits;
  • Muaj ntau qhov tshwm sim thiab I / O tus pins hauv FPGA;
  • FPGA yog ib qho ntawm cov khoom siv nrog lub voj voog tsim luv tshaj plaws, tus nqi tsim kho qis tshaj plaws thiab kev pheej hmoo qis tshaj hauv ASIC Circuit Court.
  • FPGA tau txais cov txheej txheem CHMOS ceev, kev siv hluav taws xob tsawg, thiab tuaj yeem sib xws nrog CMOS thiab TTL qib.

2, CPLD txhais thiab cov yam ntxwv

CPLDyog tsim los ntawm programmable Logic Macro Cell (LMC) nyob ib ncig ntawm qhov chaw ntawm programmable interconnection matrix unit, nyob rau hauv uas lub LMC logic qauv yog complex, thiab muaj ib tug complex I / O unit interconnection qauv, yuav generated los ntawm tus neeg siv raws li cov kev xav tau ntawm cov qauv Circuit Court tshwj xeeb, ua kom tiav qee yam haujlwm.Vim hais tias cov logic blocks yog interconnected nrog taag ntev hlau hlau nyob rau hauv CPLD, lub tsim logic Circuit Court muaj lub sij hawm kwv yees thiab tsis txhob muaj qhov tsis zoo ntawm qhov tsis tiav kev kwv yees ntawm lub sij hawm ntawm segmented interconnect qauv.Los ntawm xyoo 1990, CPLD tau tsim kho sai dua, tsis yog tsuas yog nrog cov yam ntxwv ntawm hluav taws xob tshem tawm, tab sis kuj muaj cov yam ntxwv siab heev xws li ntug scanning thiab hauv online programming.

Cov yam ntxwv ntawm CPLD programming yog raws li nram no:

  • Logical thiab nco cov peev txheej muaj ntau (Cypress De1ta 39K200 muaj ntau dua 480 Kb ntawm RAM);
  • Cov qauv siv sijhawm yooj yim nrog cov peev txheej rov ua haujlwm tsis tu ncua;
  • Hloov pauv hloov tus pin tso zis;
  • tuaj yeem ntsia tau rau hauv qhov system thiab reprogrammed;
  • Ntau qhov I / O units;

3. Qhov sib txawv thiab kev sib txuas ntawm FPGA thiab CPLD

CPLD yog cov ntawv luv ntawm cov cuab yeej programmable logic, FPGA yog cov ntawv luv ntawm thaj chaw programmable rooj vag array, kev ua haujlwm ntawm ob qho tib si, tab sis txoj cai siv yog txawv me ntsis, yog li qee zaum peb tuaj yeem tsis quav ntsej qhov txawv ntawm ob, sib sau ua ke. hu ua programmable logic device lossis CPLD/FPGA.Muaj ntau lub tuam txhab tsim CPLD / FPGas, qhov loj tshaj peb yog ALTERA, XILINX, thiab LAT-TICE.CPLD decomposition combinatorial logic muaj nuj nqi muaj zog heev, chav macro tuaj yeem decompose ib lub kaum lossis ntau tshaj 20-30 combinatorial logic input.Txawm li cas los xij, LUT ntawm FPGA tsuas tuaj yeem tswj hwm qhov sib xyaw ua ke ntawm 4 lub tswv yim, yog li CPLD yog qhov tsim nyog rau kev tsim cov txheej txheem sib xyaw ua ke xws li kev txiav txim siab.Txawm li cas los xij, cov txheej txheem tsim khoom ntawm FPGA txiav txim siab tias tus naj npawb ntawm LUTs thiab cov txiaj ntsig muaj nyob hauv FPGA nti yog qhov loj heev, feem ntau ntau txhiab txhiab, CPLD feem ntau tsuas yog ua tiav 512 qhov kev xav tau, thiab yog tias tus nqi nti tau muab faib los ntawm tus lej ntawm cov laj thawj. units, tus nqi nruab nrab ntawm cov nqi ntawm FPGA yog qis dua li ntawm CPLD.Yog li yog tias muaj ntau qhov kev cuam tshuam tau siv rau hauv kev tsim, xws li kev tsim lub sijhawm nyuaj, ces siv FPGA yog qhov kev xaiv zoo.

Txawm hais tias ob qho tib si FPGA thiab CPLD yog programmable ASIC li thiab muaj ntau yam zoo sib xws, vim qhov sib txawv ntawm cov qauv ntawm CPLD thiab FPGA, lawv muaj lawv tus kheej yam ntxwv:

  • CPLD yog qhov tsim nyog rau kev ua tiav ntau yam algorithms thiab combinatorial logic, thiab FPGA yog qhov tsim nyog rau kev ua tiav cov txheej txheem sib txuas.Hauv lwm lo lus, FPGA yog qhov tsim nyog rau flip-flop nplua nuj qauv, thaum CPLD zoo dua rau flip-flop txwv thiab cov khoom lag luam cov qauv nplua nuj.
  • Cov qauv kev txuas mus tas li ntawm CPLD txiav txim siab tias nws lub sijhawm ncua sijhawm yog qhov sib xws thiab kwv yees tau, thaum lub sijhawm segmented routing qauv ntawm FPGA txiav txim siab tias nws ncua sijhawm tsis tuaj yeem xav txog.
  • FPGA muaj qhov hloov pauv ntau dua li CPLD hauv kev ua haujlwm.
  • CPLD yog programmed los ntawm kev hloov kho cov logic muaj nuj nqi ntawm ib lub voj voog ruaj khov, thaum FPGA yog programmed los ntawm kev hloov cov xaim ntawm kev sib txuas sab hauv.
  • Fpgas tuaj yeem ua haujlwm raws li lub rooj vag logic, thaum CPLDS yog programmed nyob rau hauv logic blocks.
  • FPGA muaj kev sib koom ua ke ntau dua li CPLD thiab muaj ntau txoj hlua txuas thiab kev siv logic.

Feem ntau, kev siv hluav taws xob ntawm CPLD loj dua li ntawm FPGA, thiab qhov siab dua ntawm kev sib koom ua ke, qhov pom tseeb dua.


  • Yav dhau los:
  • Tom ntej:

  • Sau koj cov lus ntawm no thiab xa tuaj rau peb